# High-Level Synthesis -III



Virendra Singh
Indian Institute of Science
Bangalore



virendra@computer.org

E0-285: CAD of VLSI Systems

## **Resource Sharing**

Resource sharing: Assignment of resource to more than one operation

Goal: Reduce area

Resource binding: explicit definition of mapping between resources and operation

Two or more operation may be bound to the same resource if they are not concurrent and they can be implemented by the resources of the same type

Compatible operations





# Scheduled Sequencing Graph







## **Compatibility Graph**









## **Conflict Graph**







# Scheduled and Bound Sequencing Graph



#### **ILP Formulation**

- All operations and resources have the same type
- Use binary decision variable with two indices

$$\bullet$$
 B= { $b_{ir}$ ; i = 1,2,...,  $n_{op}$ ; r = 1,2, ... a}

> A set of binary decision constants with two indices

E0-285@SERC

$$X = \{x_{il}, i = 1, 2, ..., n_{op}; l = 1, 2, ..., \lambda+1\}$$

- $\rightarrow$  b<sub>ir</sub> is 1 only when v<sub>i</sub> is bound to resource r
- $\rightarrow$   $x_{il}$  is 1 only when  $v_i$  starts in step l





#### **ILP Formulation**

Each operation should be assigned to one and only one resource

$$\Sigma_{r=1}^{a} b_{ir} = 1$$
, i= 1,2, ...,  $n_{op}$ 

At most one operation can be executing, among those assigned to resource  $\mathbf{r}$ , at any time step

$$\sum_{i=1}^{nop} b_{ir} \sum_{m=l-di+1}^{l} x_{im} \leq 1$$

$$b_{ir} \in \{0, 1\}$$





Two operations (Multiplier type, ALU type)

**Unit Delay** 

Resource 1

$$\sum_{r=1}^{a1} b_{ir} = 1$$
,  $T(v_i) = 1$ 

$$\Sigma_i b_{ir} x_{il} \leq 1$$

Resource 2

$$\sum_{r=1}^{a2} b_{ir} = 1$$
,  $T(v_i) = 2$ 

$$\Sigma_i b_{ir} x_{il} \leq 1$$





$$a1 = 1$$

Find solution of

$$b_{i1} = 1$$
, for all  $i \in \{1,2,3,6,7,8\}$ 

$$\Sigma_{i \in \{1,2,3,6,7,8\}} b_{i1} x_{i1} \le 1$$
,  $I = 1,2, ..., 5$ 

Solution does not exists

$$b_{1,1} + b_{2,1} \le 1$$

Contradict with the first





$$a1 = 2$$

Find solution of

$$b_{i1} + b_{i2} = 1$$
, for all  $i \in \{1,2,3,6,7,8\}$ 

$$\Sigma_{i \in \{1,2,3,6,7,8\}} b_{i1} x_{i1} \le 1, \quad I = 1,2, ..., 5$$

$$\Sigma_{i \in \{1,2,3,6,7,8\}} b_{i2} x_{il} \le 1, \quad I = 1,2, ..., 5$$

#### Solution

$$b_{1,1} = 1$$
,  $b_{2,2} = 1$ ,  $b_{3,1} = 1$ ,  $b_{6,2} = 1$ ,  $b_{7,1} = 1$ ,  $b_{8,2} = 1$ 





11

# Scheduled and Bound Sequencing Graph



## **Register Binding**

- Registers hold values of variables
  - Lifetime
  - Lifetime can be data dependent branching
  - Implementation that associates a register with each variable is suffice
    - Inefficient
  - Variables that are alive in different interval can share the same register
    - > Compatible





13

# **Register Sharing**

#### Construct compatibility or conflict graph







# **Register Sharing**



# **Register Sharing**



**Conflict Graph** 





- Multi-port memory arrays to store the values of variable
- Assume memory with a ports (either read or write) GPRF
- Large memory to hold all data
  - Computing minimum number of memory ports a required to access as many variables as needed
    - If each variable access the memory through the same port
    - Functional resource binding
    - Ports can be seen as interface resources





- If variables can be accessed through different port
- Minimum port maximum number of concurrent access
- Max  $\sum_{i=1}^{n_{var}} x_{il}$
- Dual Problem
  - Assume fix number of ports and maximize the number of variables to be stored, subject to port limitation
  - ♦ Max 1<sup>T</sup>b s.t.
  - ⋄  $∑_i b_i x_{il} ≤ a$





- Scheduled sequence of operations
  - Step 1:  $z_3 = z_1 + z_2$ ;  $z_{12} = z_1$
- Step 2:  $z_5 = z_3 + z_4$ ;  $z_7 = z_3 * z_6$ ;  $z_{13} = z_3$
- Step 3:  $z_8 = z_3 + z_5$ ;  $z_9 = z_{1+} z_{7}$ ;  $z_{11} = z_{10}/z_5$
- Step 4:  $z_4 = z_{11}^z_{8}$ ;  $z_{15} = z_{12}^z_{9}$ ;  $z_{11}$
- Step 5:  $z_1 = z_{14}$ ;  $z_2 = z_{15}$
- $\rightarrow$   $b_1+b_2+b_3+b_{12} \le a$





- $b_1 + b_2 + b_3 + b_{12} \le a$
- $b_3+b_4+b_5+b_6+b_7+b_{13} \le a$
- $b_1 + b_3 + b_5 + b_7 + b_8 + b_9 + b_{10} + b_{11} \le a$
- $b_8 + b_9 + b_{11} + b_{12} + b_{14} + b_{15} \le a$ 
  - $b_1 + b_2 + b_{14} + b_{15} \le a$





- for a =1
- $\gt$  {b<sub>2</sub>, b<sub>4</sub>, b<sub>8</sub>} are non-zero
- •For a = 2
- $\rightarrow$  {b<sub>2</sub>, b<sub>4</sub>, b<sub>5</sub>, b<sub>10</sub>, b<sub>12</sub>, b<sub>14</sub>} are non zero
- For a = 3
- $\rightarrow$  {b<sub>1</sub>, b<sub>2</sub>, b<sub>4</sub>, b<sub>6</sub>, b<sub>8</sub>, b<sub>10</sub>, b<sub>12</sub>, b<sub>13</sub>, b<sub>14</sub>} are non zero





### **Bus Sharing**

- Act as transfer resources the t feed data to functional resources
- Operation of writing specific bus
  - Vertex in SG
- Conflict and compatibility graph can be generated
- Alternate
  - Bus may not be described in SG
  - Usage can be derived from exploiting timing of data transfer





### **Bus Sharing**

- Problems
  - Minimum number of buses
  - Maximum number of data transfer that can done through given number of buses





# **Bus Sharing and Binding**



$$\triangleright$$
 b<sub>1</sub> + b<sub>2</sub>  $\leq$  a

$$\rightarrow$$
 b<sub>3</sub> + b<sub>4</sub>  $\leq$  a

$$\rightarrow$$
 b<sub>5</sub> + b<sub>6</sub>  $\leq$  a

# Concurrent Scheduling and Binding

#### **Concurrent Scheduling and Binding**

Define upper bound on resource usage and latency

#### **Problems**

Intractable problem





# Concurrent Scheduling and Binding

#### **ILP Formulation**

1. Start time of each operation is unique

$$\Sigma_{\rm l} x_{\rm il} = 1$$

2. Sequencing relations represented by G<sub>s</sub>(V,E) must be satisfied

$$\Sigma_{l} l. x_{il} \ge \Sigma_{l} l. x_{jl} + d_{j}$$

3. Resource bound must be met at every schedule step

$$\sum_{k} \sum_{m} x_{im} \leq a_{k}$$





26

# Concurrent Scheduling and Binding

4. Operation has to bound one and only one resource

$$\Sigma_{\rm r}$$
 b<sub>ir</sub> = 1

5. Operation bound to same resource must not be concurrent

$$\sum_{i=1}^{n} b_{ir} \sum_{m=1-d_i+1}^{n} x_{im} \leq 1$$

Latency: 
$$\lambda = \sum_{l} l. x_{nl} - \sum_{l} l. x_{0l}$$

Minimize area and latency simultaneously





All operation must start only once

$$x_{6,1} + x_{6,2} = 1$$

$$x_{0,1} = 1$$

$$x_{7,2} + x_{7,3} = 1$$

$$x_{1,1} = 1$$

$$x_{8,1} + x_{8,2} + x_{8,3} = 1$$

$$x_{2,1} = 1$$

$$x_{9,2} + x_{9,3} + x_{9,4} = 1$$

$$x_{3,2} = 1$$

$$x_{10,1} + x_{10,2} + x_{10,3} = 1$$

$$x_{4,3} = 1$$

$$x_{11,2} + x_{11,3} + x_{11,4} = 1$$

$$x_{5,4} = 1$$

$$x_{n,5} = 1$$



Constraints – based on sequencing

(more than one starting time for at least one operation)

$$2 x_{7,2} + 3 x_{7,3} - x_{6,1} - 2 x_{6,2} - 1 \ge 0$$

$$2 x_{9,2} + 3 x_{9,3} + 4 x_{9,4} - x_{8,1} - 2 x_{8,2} - 3 x_{8,3} - 1 \ge 0$$

$$2 x_{11,2} + 3 x_{11,3} + 4 x_{11,4} - x_{10,1} - 2 x_{10,2} - 3 x_{10,3} - 1 \ge 0$$

$$4 x_{5,4} - 2 x_{7,2} - 3 x_{7,3} - 1 \ge 0$$

$$5 x_{n,5} - 2 x_{9,2} - 3 x_{9,3} - 4 x_{9,4} - 1 \ge 0$$

$$5 x_{n,5} - 2 x_{11,2} - 3 x_{11,3} - 4 x_{11,4} - 1 \ge 0$$





#### **Resource Constraints**

$$x_{1,1} + x_{2,2} + x_{6,1} + x_{8,1} \le a1$$

$$x_{3,2} + x_{6,2} + x_{7,2} + x_{8,2} \le a1$$

$$x_{7,3} + x_{8,3} \le a1$$

$$x_{10,1} \le a2$$

$$x_{9,2} + x_{10,2} + x_{11,2} \le a2$$

$$X_{4,3} + X_{9,3} + X_{10,3} + X_{11,3} \le a2$$

$$x_{5,4} + x_{9,4} + x_{11,4} \le a2$$







#### **Resource Bind**

$$b_{1,1} + b_{2,1} + b_{3,1} + b_{6,1} + b_{7,1} + b_{8,1} = 1$$

$$b_{1,2} + b_{2,2} + b_{3,2} + b_{6,2} + b_{7,2} + b_{8,2} = 1$$

$$b_{1,a1} + b_{2,a1} + b_{3,a1} + b_{6,a1} + b_{7,a1} + b_{8,a1} = 1$$







# **THANK YOU**



